Silicon Labs selects Imperas RISC-V Reference Model for verification
RISC-V processor verification using SystemVerilog UVM test bench with step-and-compare between reference and RTL for dynamic testcase scenarios with coverage analysis
RISC-V processor verification using SystemVerilog UVM test bench with step-and-compare between reference and RTL for dynamic testcase scenarios with coverage analysis
Adapdix Corporation, the digital transformation leader in Edge AI automation and control software, today announced…
Highly integrated modules combine PTP hardware, software and offer ClockBuilder Pro configurability
With PREEvision 9.5.4 from Vector, wiring harness designers and architects can quickly and easily get…
Excelfore, an innovator in connected car technologies, announces that it has been chosen by Ficosa,…
riscvOVPsim™ updated for the latest RISC-V Vector Instructions Specification, for coverage-based DV methodologies with Verification IP for architectural validation
CalcuQuote, a quoting and supply chain software provider for the electronics manufacturing services (EMS) industry,…
PLS expands architecture support
GUI toolkit for Linux enhances 32-bit microprocessor capabilities for low- and mid-range- resolution graphical displays
Simplicity Studio 5 Features Multiprotocol Support, Faster Performance, New Interface, Supports Secure Vault